# The Importance of Ballistic Resistance in the Modeling of Nanoscale InGaAs MOSFETs

Jianqiang Lin, *Member, IEEE*, Xiaowei Cai, *Student Member, IEEE*, Dimitri A. Antoniadis, *Life Fellow, IEEE*, and Jesús A. del Alamo, *Fellow, IEEE* 

Abstract—Physics-based transistor models are important for technology projections and circuit simulations. To date, there has been little discussion on the incorporation of ballistic effects in transistor models. Recent experimental studies have revealed the significance of ballistic transport in the electrical characteristics of nanometer-scale InGaAs MOSFETs with ultra-low external resistance. Without proper accounting for the ballistic resistance and its gate voltage dependence, the access resistance to the intrinsic device cannot be accurately determined, and any physics-based transistor modeling is bound to fail. In this letter, we show that the MIT Virtual Source model, which natively captures ballistic transport physics, correctly incorporates the impact of ballistic resistance. As a result, it accurately models the electrical characteristics of self-aligned nanoscale InGaAs MOSFETs, an excellent model system for nearballistic transistors, over a broad operational range. We also show that the success of the model development effort crucially relies on the correct extraction of the external source and drain resistance, R<sub>sd</sub>, from experimental measurements.

Index Terms—III-V, quantum-well MOSFETs, ballistic mobility, ballistic resistance, near-equilibrium transport.

## I. INTRODUCTION

T HE continuous scaling of CMOS transistors has resulted in device dimensions comparable to or smaller than the carrier mean-free-path,  $\lambda$ . These devices operate in the socalled quasi-ballistic regime [1], [2]. The use of alternative channel materials with low effective mass, such as InGaAs, brings along relatively large  $\lambda$  values and pushes transistor operation even closer to the ballistic limit.

In the analysis of quasi-ballistic nanoscale transistors, it has been found useful to introduce the notion of *ballistic mobil*-

Manuscript received April 7, 2017; revised April 27, 2017; accepted April 28, 2017. Date of publication May 2, 2017; date of current version June 23, 2017. This work was supported in part by the Defense Threat Reduction Agency under Contract HDTRA 1-14-1-0057, in part by Lam Research Corporation, and in part by the National Science Foundation through the NCN–NEEDS Program under Grant 1227020-EEC. The review of this letter was arranged by Editor A. Ortiz-Conde. (*Corresponding author: Jianqiang Lin.*)

J. Lin is with Microsystems Technology Laboratories, Massachusetts Institute of Technology, Cambridge, MA 02139 USA, and also with the Argonne National Laboratory, Argonne, IL 60439 USA (e-mail: linj@anl.gov).

X. Cai, D. A. Antoniadis, and J. A. del Alamo are with Microsystems Technology Laboratories, Massachusetts Institute of Technology, Cambridge, MA 02139 USA (e-mail: alamo@mit.edu).

Color versions of one or more of the figures in this letter are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/LED.2017.2700385

ity which accounts for ballistic carrier transport over the finite length of the channel under a low longitudinal electric field [3]. Shur showed that the channel-length-dependent ballistic mobility,  $\mu_{\rm B}$ , in combination with the mean-freepath-dependent, i.e. scattering-limited, effective mobility,  $\mu_{eff}$ , results in a length-dependent apparent carrier mobility,  $\mu_{app}$ , that is smaller than either [3],  $\mu_{app}^{-1} = \mu_{eff}^{-1} + \mu_{B}^{-1}$ . In transistors with low external resistance and under near-equilibrium conditions, the ballistic mobility can manifest itself as an additional length-independent ballistic resistance that can be comparable to the value of R<sub>sd</sub>, which is the sum of external source resistance, R<sub>s</sub>, and external drain resistance, R<sub>d</sub>, and accounts for the total access path to the channel. The ballistic resistance depends on the non-degenerate unidirectional thermal velocity, the thermal voltage and the reduced surface potential, as shown in [4]. Because both the ballistic resistance and the external source and drain resistance are channel-length-independent, usual extraction methods fail to distinguish between them and lead to an overestimation of R<sub>sd</sub>. Recent experimental analysis of III-V MOSFETs [4] and Si ETSOI MOSFETs [5] in the low-field regime have shown consistency with those formulations, but the incorporation of this physics into transistor analytical models has not been examined. This letter focuses on the challenges involved and shows that proper treatment of the ballistic resistance is crucial for the correct modeling of quasi-ballistic transistors.

The MIT Virtual Source (MVS-2) model, a physicsbased analytical model, includes the ballistic mobility inherently into its self-consistent formulation of the transmissiontheory [6], [7]. The MVS model is built on a philosophy of minimizing the number of model parameters while still maintaining the capability to accurately describe transistor behavior across the full operational range. The MVS model has evolved considerably from its first implementation [6] to successfully describe carrier transport in nanoscale silicon FinFETs [5] and InGaAs High-Electron-Mobility Transistors (HEMTs) [8], among others.

In this letter, we investigate the use of the MVS model to describe the behavior of nanometer-scale self-aligned InGaAs MOSFETs that exhibit very small external resistance, a case where the ballistic resistance is of particular importance. We show that the MVS model properly accounts for ballistic effects and accurately reproduces the transistor characteristics provided that the value of the external resistance is extracted with proper consideration of ballistic effects. Without this, significant discrepancies emerge.

## II. MVS MODEL OF INGAAS MOSFETS

We have studied the modeling of self-aligned InGaAs Quantum-well MOSFETs with a structure and fabrication process described in [9], [10]. The channel thickness is 7 nm. Devices with effective gate lengths,  $L_{eff}$ , between 70 and 650 nm were analyzed. These transistors display excellent performance characteristics with a peak  $g_m$  of 2.9 mS/ $\mu$ m at  $V_{ds} = 0.5$  V in an  $L_{eff} = 70$  nm device. The devices were characterized at room temperature through I-V and split C-V measurements following [4]. To minimize device degradation under current and bias stress [11], the maximum bias was limited so that the device current did not exceed 0.6 mA/ $\mu$ m.

The critical parameters for the MVS modeling effort in this work and their extraction are discussed next. The model for the channel charge at the virtual source is based on the 2D density of states accounting for band non-parabolicity on the effective mass and Fermi-Dirac statistics. An equivalent gate oxide thickness, tox, of 0.5 nm is obtained from the physical thickness of 2.5 nm and the dielectric constant of HfO<sub>2</sub>, which is equivalent to an oxide capacitance,  $C_{ox}$ , of 6.9  $\mu$ F/cm<sup>2</sup>. From the MVS capacitance simulations, it is found that the quantum capacitance that mainly depends on the effective mass of electrons in the channel, me, plays a dominant role on the device C-V characteristics. In comparison, the impact of tox variation (for such a thin gate oxide) on the C-V characteristics is relatively small. In this model, the value of me is the only tuning parameter (without varying the non-parabolicity parameter). We extract m<sup>\*</sup><sub>e</sub> by matching the experimental split-C-V characteristics of a long-channel device with  $L_{\text{eff}} = 650 \text{ nm}$  at f=100 MHz with  $V_{\text{ds}} = 0$  V. As Fig. 1a shows, the use of an electron effective mass  $m_e^* = 0.041 m_o$ reproduces the measured C-V characteristics rather well by the analytical charge model in MVS [7]. This value is consistent with other studies of InGaAs channel transistors [7], [12]. Once m<sup>\*</sup><sub>e</sub> is determined, the electron injection velocity can be calculated taking into account carrier degeneracy, according to the MVS formulation [7].

Separately, the apparent mobility,  $\mu_{app}$ , was extracted in the  $L_{eff} = 650$  nm device from combined I-V and C-V measurements in the linear regime under the assumption that  $R_s$  and  $R_d$  have negligible effect at such large  $L_{eff}$ .  $\mu_{app}$  is plotted as a function of carrier concentration,  $N_s$ , in the channel as black dots in Fig. 1b. The apparent mobility results from the Matthiessen's rule combination of the ballistic mobility,  $\mu_B$ , and the  $L_{eff}$ -independent scattering-limited mobility,  $\mu_{eff}$ . We can extract  $\mu_B$  following the procedure in [4] involving multiple channel length devices. As shown in Fig. 2, this mobility is extracted from the slope of  $R_{on}$  (at very low  $V_{ds} = 0.01$  V) vs.  $L_{eff}$  measured for multiple devices at different values of gate overdrive, and hence  $N_s$ .  $\mu_{eff}$  is also graphed in Fig. 1(b) and serves as input to the MVS model in the form of a look-up table.

Focusing now on the  $L_{eff} = 70$  nm device at low  $V_{ds}$ , the threshold voltage is experimentally determined to be  $V_t = 25$  mV. To describe short channel effects, the draininduced barrier lowering, DIBL, parameter value is 125 mV/V, obtained by fitting the output and subthreshold characteristics



Fig. 1. (a) Normalized capacitance-voltage characteristics from measurement on long-channel device and the MVS analytical charge model with different electron effective mass. (b) Apparent mobility extracted in a device with  $L_{eff} = 650$  nm and the field-effect mobility extracted by the method described in [4].



Fig. 2. R<sub>on</sub> vs. L<sub>eff</sub> under high V<sub>gs</sub> – V<sub>t</sub>. R<sub>on</sub>(0) is the y-intersection of the fitted straight line of R<sub>on</sub> vs. L<sub>eff</sub>. R<sub>on</sub>(0) is the sum of R<sub>B</sub> and R<sub>sd</sub>.

in Figs. 3a and 3c. Similarly, the experimental subthreshold swing is described through a non-ideality factor  $n_0 = 1.6$  due to the presence of interface states. A detailed explanation of DIBL and  $n_0$  in MVS are given in [7]. The deviation of experiment from model at negative  $V_{gs}$  at  $V_{ds} = 0.5$  V in Fig. 3c is caused by band-to-band tunneling and a floating body bipolar effect [13] which are not captured in MVS.

Finally, the values of the external resistances,  $R_{sd}$ , need to be determined. Following the procedure in [4] this is also based on measurements of  $R_{on}$  vs.  $L_{eff}$ , as shown in Fig. 2 where the ON resistance at  $L_{eff} = 0$ , denoted as  $R_{on}(0)$ , is extracted as 130  $\Omega.\mu$ m for a gate overdrive of 0.6 V.

In conventional transistor models,  $R_{on}(0)$  is considered to be the sum of the source and drain resistances, i.e.  $R_{on}(0)$ =  $R_{sd} = R_s + R_d$ . Assuming a symmetric device, this implies that  $R_s = R_d = 65 \ \Omega.\mu$ m. If we follow this conventional approach to model the  $L_{eff} = 70$  nm device, the MVS model yields results that are shown in dashed lines (blue) in Figs. 3 a - c. Clearly, the simulations fail to describe the measured electrical characteristics of the transistor (black dots). The model substantially underestimates the current drive of the transistor.

In the presence of ballistic transport, we have shown that  $R_{on}(0)$  can significantly overestimate  $R_{sd}$  due to the presence of the ballistic resistance,  $R_B$ .  $R_B$  and  $\mu_B$  are directly related, as discussed in [4]. In order to correctly extract  $R_s + R_d$ ,  $R_B$ 



Fig. 3. (a) Output  $I_d - V_{ds}$ , (b) transfer  $I_d - V_{gs}$ , and (c) subthreshold  $I_d - V_{gs}$  characteristics for InGaAs MOSFET with  $L_{eff}$  of 70 nm. The experiment data is shown in black symbols, the MVS model with classical parameters,  $R_{sd} = R_{on}(0)$ , in dashed blue; and MVS model with ballistic modification in continuous red,  $R_{sd} = R_{on}(0) - R_B$ .

must be removed from  $R_{on}(0)$ :  $R_{sd} = R_{on}(0) - R_B$ . This leads to an external resistance value significantly lower that  $R_{on}(0)$ :  $R_s + R_d = 86 \ \Omega.\mu m.^1$ 

With this revised estimation of the external resistance, the MVS model yields the characteristics of the  $L_{eff} = 70$  nm MOSFET that are shown in solid lines (red) in Fig. 3. The ballistic model predictions now closely reproduce the output, and transfer characteristics, particularly, at high current where the discrepancy with incorrect value of  $R_{sd}$  is quite large. It should be noted that no other model device parameter can be tuned in an effort to solve this discrepancy without upsetting the match of the characteristics somewhere else. The input parameters of electron effective mass and non-parabolicity for the MVS model adapted for the InGaAs MOSFET studied here are the same as in [7]. The parameters for source/drain structure accounting for the ballistic resistance, channel mobility, and electrostatics for the MOSFET here are summarized in Table I.

# **III. DISCUSSION**

The impact of ballistic resistance on the device model depends on the device technology being analyzed. The ballistic resistance values at an electron concentration  $N_s = 5 \times 10^{12}$  cm<sup>-2</sup> have been estimated for silicon devices in [5] as well as the devices analyzed in this work. In Table II, the reported experimental value of  $R_s$  and the calculated ratio of  $R_B/R_{on}(0)$  are given. High  $R_B/R_{on}(0)$ 

 TABLE I

 Key input parameters for the MVS model [6], [7]

| Parameter                                                                   | Value                                   |  |
|-----------------------------------------------------------------------------|-----------------------------------------|--|
| Sum of source and drain resistance, $R_{\rm s}{+}R_{\rm d}$                 | 86 Ω.µm                                 |  |
| Long channel effective mobility, $\mu_{\text{eff}}$                         | Look-up table<br>(see Fig. 1b and text) |  |
| Oxide capacitance, Cox                                                      | $6.9 \ \mu F/cm^2$                      |  |
| $Low-V_g$ channel charge-centroid equivalent                                | 5.3 µF/cm <sup>2</sup>                  |  |
| capacitance, C <sub>QM</sub>                                                |                                         |  |
| Equilibrium energy difference between the source                            |                                         |  |
| Fermi level and the first sub-band in the channel, -42 meV                  |                                         |  |
| which sets the transistor threshold voltage, $E_{\rm fs}\text{-}\!\in_{10}$ |                                         |  |
| Drain-induced barrier lowering, DIBL                                        | 125 mV/V                                |  |
| Non-ideality factor, n <sub>0</sub>                                         | 1.6                                     |  |

#### TABLE II

Source Resistance and the Ratio  $R_B/R_{ON}(0)$  at  $N_s=5\times10^{12}$   $cm^{-2}$  in Different N-Channel FETs

| n-FET structure | R <sub>s</sub> (Ω.µm) | $R_{\rm B}/R_{\rm on}(0)$ | Ref.      |
|-----------------|-----------------------|---------------------------|-----------|
| Si ETSOI FETs   | 115                   | 0.21                      | [5]       |
| Si FinFETs      | 75                    | 0.29                      | [5]       |
| InGaAs MOSFETs  | 43                    | 0.37                      | This work |

suggests a prominent impact of the ballistic resistance. In the self-aligned InGaAs MOSFETs,  $R_B/R_{on}(0)$  is the highest with a value of 0.37, at least 30% higher than state-of-the-art silicon transistors. As a result of the advanced extrinsic engineering to reduce external resistances in InGaAs MOSFETs,  $R_B$  can be extracted accurately. In this case, the signature of ballistic transport clearly emerges and requires careful separation in a modeling exercise.

#### **IV. CONCLUSIONS**

We have discussed the impact of ballistic transport in the physics-based compact modeling of nano-scale transistors. The letter points out that the classically extracted  $R_{sd}$  using the  $R_{on}$  vs.  $L_{eff}$  method is overestimated as it includes the ballistic resistance that is associated with near-equilibrium, linear-region transport in the intrinsic channel. We have shown that this classical approach cannot reproduce adequately the device characteristics of self-aligned InGaAs MOSFETs. Appropriate extraction of  $R_{sd}$  accounting for the ballistic resistance, on the other hand, yields an excellent match.

### REFERENCES

- M. Lundstrom and C. Jeong, *Near-Equilibrium Transport: Fundamen*tals and Applications, 1st ed. Hackensack, NJ, USA: World Scientific, 2013, doi: http://dx.doi.org/10.1142/9789814329873\_bmatter.
- [2] K. Natori, "Ballistic metal-oxide-semiconductor field effect transistor," J. Appl. Phys., vol. 76, no. 8, pp. 4879–4890, Oct. 1994, doi: http://dx.doi.org/10.1063/1.357263.
- [3] M. S. Shur, "Low ballistic mobility in submicron HEMTs," *IEEE Electron Device Lett.*, vol. 23, no. 9, pp. 511–513, Sep. 2002, doi: 10.1109/LED.2002.802679.
- [4] J. Lin, Y. Wu, D. A. Antoniadis, and J. A. del Alamo, "Analysis of resistance and mobility in InGaAs quantum-well MOSFETs from ballistic to diffusive regimes," *IEEE Trans. Electron Devices*, vol. 63, no. 4, pp. 1464–1470, Apr. 2016, doi: 10.1109/TED.2016.2532604.

<sup>&</sup>lt;sup>1</sup>This value is 16% higher than the one reported previously in [4] of 74  $\Omega.\mu$ m. The difference is small and we attribute it to die-to-die variations.

- [5] D. Antoniadis, "On apparent electron mobility in Si nMOS-FETs from diffusive to ballistic regime," *IEEE Trans. Electron Devices*, vol. 63, no. 7, pp. 2650–2656, Jul. 2016, doi: 10.1109/TED.2016.2562739.
- [6] A. Khakifirooz, O. M. Nayfeh, and D. Antoniadis, "A simple semiempirical short-channel MOSFET current-voltage model continuous across all regions of operation and employing only physical parameters," *IEEE Trans. Electron Devices*, vol. 56, no. 8, pp. 1674–1680, Aug. 2009, doi: 10.1109/TED.2009.2024022.
- [7] S. Rakheja, M. S. Lundstrom, and D. A. Antoniadis, "An improved virtual-source-based transport model for quasi-ballistic transistors— Part I: Capturing effects of carrier degeneracy, drain-bias dependence of gate capacitance, and nonlinear channel-access resistance," *IEEE Trans. Electron Devices*, vol. 62, no. 9, pp. 2786–2793, Sep. 2015, doi: 10.1109/TED.2015.2457781.
- [8] S. Rakheja, M. S. Lundstrom, and D. A. Antoniadis, "An improved virtual-source-based transport model for quasiballistic transistors—Part II: Experimental verification," *IEEE Trans. Electron Devices*, vol. 62, no. 9, pp. 2794–2801, Sep. 2015, doi: 10.1109/TED.2015.2457872.

- [9] J. Lin, D. A. Antoniadis, and J. A. del Alamo, "Novel intrinsic and extrinsic engineering for high-performance high-density self-aligned InGaAs MOSFETs: Precise channel thickness control and sub-40-nm metal contacts," in *IEDM Tech. Dig.*, Dec. 2014, pp. 25.1-1–25-1.4, doi: 10.1109/IEDM.2014.7047104.
- [10] J. Lin, D. A. Antoniadis, and J. A. del Alamo, "A CMOS-compatible fabrication process for scaled self-aligned InGaAs MOSFETs," in *Proc. CS MANTECH*, 2015, pp. 239–242.
- [11] X. Cai, J. Lin, D. Antoniadis, and J. A. del Alamo, "Electricfield induced F<sup>-</sup> migration in self-aligned InGaAs MOSFETs and mitigation," in *IEDM Tech. Dig.*, Dec. 2016, pp. 3.4.1–3.4.4, doi: 10.1109/IEDM.2016.7838338.
- [12] M. Luisier, N. Neophytou, N. Kharche, and G. Klimeck, "Fullband and atomistic simulation of realistic 40 nm InAs HEMT," in *IEDM Tech. Dig.*, Dec. 2008, pp. 887–890, doi: 10.1109/ IEDM.2016.7838338.
- [13] J. Lin, D. A. Antoniadis, and J. A. del Alamo, "Off-state leakage induced by band-to-band tunneling and floating-body bipolar effect in InGaAs quantum-well MOSFETs," *IEEE Electron Device Lett.*, vol. 35, no. 12, pp. 1203–1205, Dec. 2014, doi: 10.1109/LED.2014.2361528.